Parallelization and Optimization of Iterative Solvers on High Performance Architectures
- Coronado Barrientos, Edoardo Emilio
- Antonio García Loureiro Director
Universidad de defensa: Universidade de Santiago de Compostela
Fecha de defensa: 24 de noviembre de 2021
- Javier Díaz Bruguera Presidente/a
- Natalia Seoane Iglesias Secretaria
- David Expósito Singh Vocal
Tipo: Tesis
Resumen
The main objective of this thesis is to develop an optimal sparse matrix storage format and implement efficient computing kernels that accelerate the execution of the sparse matrix vector (SpMV) product on modern computer architectures. The SpMV product is an essential building brick for a myriad of numerical application codes, especially for iterative solvers and numerical simulators. Improving the performance of the SpMV product is of special interest for researchers, because it is the major bottleneck for codes where it is required. Optimizing this product on modern computer architectures requires knowledge of parallel programing paradigms, efficient parallel algorithms and a basic idea of the device architecture being targeted.